首页| 行业标准| 论文文档| 电子资料| 图纸模型
购买积分 购买会员 激活码充值

您现在的位置是:团子下载站 > 其他 > SN65LVDS84AQ-Q1,pdf(FlatLink (

SN65LVDS84AQ-Q1,pdf(FlatLink (

  • 资源大小:194
  • 上传时间:2021-07-24
  • 下载次数:0次
  • 浏览次数:28次
  • 资源积分:1积分
  • 标      签: transmitte

资 源 简 介

The SN65LVDS84AQ FlatLink™ transmitter contains three 7-bit parallel-load serial-out shift registers, and four low-voltage differenTIal signaling (LVDS) line drivers in a single integrated circuit. These funcTIons allow 21 bits of single-ended LVTTL data to be synchronously transmitted over 3 balanced-pair conductors for receipt by a compaTIble receiver, such as the SN75LVDS82 or SN75LVDS86/86A. When transmitTIng, data bits D0–D20 are each loaded into registers of the SN65LVDS84AQ upon the falling edge. The internal PLL is frequency-locked to CLKIN and then used to unload the data registers in 7-bit slices. The three serial streams and a phase-locked clock (CLKOUT) are then output to LVDS output drivers. The frequency of CLKOUT is the same as the input clock, CLKIN. The SN65LVDS84AQ requires no external components and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The only user intervention is the possible use of the shutdown/clear (SHTDN) active-low input to inhibit the clock and shut off the LVDS output drivers for lower power consumption. A low-level on this signal clears all internal registers to a low level. The SN65LVDS84AQ is characterized for operation over the full automotive temperature range of –40°C to 125°C.
VIP VIP