首页| 行业标准| 论文文档| 电子资料| 图纸模型
购买积分 购买会员 激活码充值

您现在的位置是:团子下载站 > 其他 > CD54HC165, CD74HC165, CD54HCT1

CD54HC165, CD74HC165, CD54HCT1

  • 资源大小:517
  • 上传时间:2021-07-24
  • 下载次数:0次
  • 浏览次数:62次
  • 资源积分:1积分
  • 标      签: Register

资 源 简 介

The ’HC165 and ’HCT165 are 8-bit parallel or serial-in shift registers with complementary serial outputs (Q7 and Q7) available from the last stage. When the parallel load (PL) input is LOW, parallel data from the D0 to D7 inputs are loaded into the register asynchronously. When the PL is HIGH, data enters the register serially at the DS input and shifts one place to the right (Q0 → Q1 → Q2, etc.) with each posiTIve-going clock transiTIon. This feature allow parallel-to-serial converter expansion by typing the Q7 output to the DS input of the succeeding device. For predictable operaTIon the LOW-to-HIGH transiTIon of CE should only take place while CP is HIGH. Also, CP and CE should be LOW before the LOW-to-HIGH transition of PL to prevent shifting the data when PL goes HIGH.
VIP VIP