首页| 行业标准| 论文文档| 电子资料| 图纸模型
购买积分 购买会员 激活码充值

您现在的位置是:团子下载站 > 电源技术 > 网络时钟发生器两个输出ad9575数据表

网络时钟发生器两个输出ad9575数据表

  • 资源大小:0.35 MB
  • 上传时间:2021-12-14
  • 下载次数:0次
  • 浏览次数:23次
  • 资源积分:1积分
  • 标      签: ad9575 时钟发生器

资 源 简 介

The AD9575 provides a highly integrated, dual output clock generator funcTIon including an on-chip PLL core that is opTImized for network clocking. The integer-N PLL design is based on the Analog Devices, Inc., proven portfolio of high performance, low jitter frequency synthesizers to maximize line card performance. Other applicaTIons with demanding phase noise and jitter requirements also benefit from this part. The PLL secTIon consists of a low noise phase frequency detector (PFD), a precision charge pump (CP), a low phase noise voltage controlled oscillator (VCO), and pin selectable feedback and output dividers. By connecting an external crystal, popular network output frequencies can be locked to the input reference. The output divider and feedback divider ratios are pin programmable for the required output rates. No external loop filter components are required, thus conserving valuable design time and board space. The AD9575 is available in a 16-lead, 4.4 mm × 5.0 mm TSSOP and can be operated from a single 3.3 V supply. The temperature range is −40°C to +85°C.
VIP VIP