首页| 行业标准| 论文文档| 电子资料| 图纸模型
购买积分 购买会员 激活码充值

您现在的位置是:团子下载站 > 电源技术 > JESD204B时钟发生器14输出ad9528数据表LVDS技术

JESD204B时钟发生器14输出ad9528数据表LVDS技术

  • 资源大小:1.04 MB
  • 上传时间:2021-11-06
  • 下载次数:0次
  • 浏览次数:45次
  • 资源积分:1积分
  • 标      签: ad9528 时钟发生器

资 源 简 介

The AD9528 is a two-stage PLL with an integrated JESD204B SYSREF generator for mulTIple device synchronizaTIon. The first stage phase-locked loop (PLL) (PLL1) provides input reference condiTIoning by reducing the jitter present on a system clock. The second stage PLL (PLL2) provides high frequency clocks that achieve low integrated jitter as well as low broadband noise from the clock output drivers. The external VCXO provides the low noise reference required by PLL2 to achieve the restricTIve phase noise and jitter requirements necessary to achieve acceptable performance. The on-chip VCO tunes from 3.450 GHz to 4.025 GHz. The integrated SYSREF generator outputs single shot, N-shot, or continuous signals synchronous to the PLL1 and PLL2 outputs to time align multiple devices. The AD9528 generates two outputs (Output 1 and Output 2) with a maximum frequency of 1.25 GHz, and 12 outputs up to 1 GHz. Each output can be configured to output directly from PLL1, PLL2, or the internal SYSREF generator. Each of the 14 output channels contains a divider with coarse digital phase adjustment and an analog fine phase delay block that allows complete flexibility in timing alignment across all 14 outputs. The AD9528 can also be used as a dual input flexible buffer to distribute 14 device clock and/or SYSREF signals. At power-up, the AD9528 sends the VCXO signal directly to Output 12 and Output 13 to serve as the power-up ready clocks. Note that, throughout this data sheet, the dual function pin names are referenced by the relevant function where applicable.
VIP VIP