首页| 行业标准| 论文文档| 电子资料| 图纸模型
购买积分 购买会员 激活码充值

您现在的位置是:团子下载站 > 电源技术 > 双锁相环扩频和冗余时钟发生器ad9577数据表

双锁相环扩频和冗余时钟发生器ad9577数据表

  • 资源大小:0.75 MB
  • 上传时间:2021-09-02
  • 下载次数:0次
  • 浏览次数:30次
  • 资源积分:1积分
  • 标      签: AD9577 时钟发生器

资 源 简 介

The AD9577 provides a mulTIoutput clock generator funcTIon, along with two on-chip phase-locked loop cores, PLL1 and PLL2, opTImized for network clocking applicaTIons. The PLL designs are based on the Analog Devices, Inc., proven portfolio of high performance, low jitter frequency synthesizers to maximize network performance. The PLLs have I2 C programmable output frequencies and formats. The fractional-N PLL can support spread spectrum clocking for reduced EMI radiated peak power. Both PLLs can support frequency margining. Other applications with demanding phase noise and jitter requirements can benefit from this part. The first integer-N PLL section (PLL1) consists of a low noise phase frequency detector (PFD), a precision charge pump (CP), a low phase noise voltage controlled oscillator (VCO), a programmablefeedback divider, and two independently programmable output dividers. By connecting an external crystal or applying a reference clock to the REFCLK pin, frequencies of up to 637.5 MHz can be synchronized to the input reference. Each output divider and feedback divider ratio is I2 C programmed for the required output rates.
VIP VIP