首页| 行业标准| 论文文档| 电子资料| 图纸模型
购买积分 购买会员 激活码充值

您现在的位置是:团子下载站 > 电源技术 > IS42S32800G,256MB的SDRAM是一个高速CMOS

IS42S32800G,256MB的SDRAM是一个高速CMOS

  • 资源大小:0.93 MB
  • 上传时间:2021-08-19
  • 下载次数:0次
  • 浏览次数:26次
  • 资源积分:1积分
  • 标      签: IS42S32800G SDRAM CMOS

资 源 简 介

The 256Mb SDRAM is a high speed CMOS, dynamic random-access memory designed to operate in 3.3V Vdd and 3.3V Vddq memory systems containing 268,435,456 bits. Internally configured as a quad-bank DRAM with a synchronous interface. Each 67,108,864-bit bank is organized as 4,096 rows by 512 columns by 32 bits. The 256MbSDRAM includes anAUTOREFRESH MODE, and a power-saving, power-down mode. All signals are registered on the posiTIve edge of the clock signal, CLK. All inputs and outputs are LVTTL compaTIble. The 256Mb SDRAM has the ability to synchronously burst data at a high data rate with automaTIc column-address generaTIon, the ability to interleave between internal banks to hide precharge time and the capability to randomly change column addresses on each clock cycle during burst access. A self-timed row precharge initiated at the end of the burst sequenceisavailablewiththeAUTOPRECHARGEfunction enabled. Precharge one bank while accessing one of the other three banks will hide the precharge cycles and provide seamless, high-speed, random-access operation. SDRAM read and write accesses are burst oriented starting at a selected location and continuing for a programmed number of locations in a programmed sequence. The registration of an ACTIVE command begins accesses, followed by a READ or WRITE command. The ACTIVE command in conjunction with address bits registered are used to select the bank and row to be accessed (BA0, BA1 select the bank; A0-A11 select the row)。 The READ or WRITE commands in conjunction with address bits registered are used to select the starting column location for the burst access. Programmable READ or WRITE burst lengths consist of 1, 2, 4 and 8 locations or full page, with a burst terminate option.
VIP VIP