首页| 行业标准| 论文文档| 电子资料| 图纸模型
购买积分 购买会员 激活码充值

您现在的位置是:团子下载站 > 电源技术 > CPU管理与4K SPI EEPROM,X5043, X5045

CPU管理与4K SPI EEPROM,X5043, X5045

  • 资源大小:0.38 MB
  • 上传时间:2021-07-24
  • 下载次数:0次
  • 浏览次数:31次
  • 资源积分:1积分
  • 标      签: X5045 EEPROM cpu

资 源 简 介

These devices combine four popular funcTIons, Power-on Reset Control, Watchdog TImer, Supply Voltage Supervision, and Block Lock Protect Serial EEPROM Memory in one package. This combinaTIon lowers system cost, reduces board space requirements, and increases reliability. Applying power to the device acTIvates the power-on reset circuit which holds RESET/RESET active for a period of time. This allows the power supply and oscillator to stabilize before the processor executes code. The Watchdog Timer provides an independent protection mechanism for microcontrollers. When the microcontroller fails to restart a timer within a selectable time out interval, the device activates the RESET/RESET signal. The user selects the interval from three preset values. Once selected, the interval does not change, even after cycling the power. The device’s low VCC detection circuitry protects the user’s system from low voltage conditions, resetting the system when VCC falls below the minimum VCC trip point. RESET/RESET is asserted until VCC returns to proper operating level and stabilizes. Four industry standard VTRIP thresholds are available, however, Intersil’s unique circuits allow the threshold to be reprogrammed to meet custom requirements or to fine-tune the threshold for applications requiring higher precision. The memory portion of the device is a CMOS Serial EEPROM array with Intersil’s block lock protection. The array is internally organized as 512 x 8. The device features a Serial Peripheral Interface (SPI) and software protocol allowing operation on a simple four-wire bus. The device utilizes Intersil’s proprietary Direct Write™ cell, providing a minimum endurance of 100,000 cycles and a minimum data retention of 100 years.
VIP VIP