首页| 行业标准| 论文文档| 电子资料| 图纸模型
购买积分 购买会员 激活码充值

您现在的位置是:团子下载站 > 电源技术 > 光纤通道/以太网时钟发生器IC 7时钟输出ad9572数据表

光纤通道/以太网时钟发生器IC 7时钟输出ad9572数据表

  • 资源大小:0.37 MB
  • 上传时间:2021-07-21
  • 下载次数:0次
  • 浏览次数:30次
  • 资源积分:1积分
  • 标      签: ad9572 时钟发生器 以太网

资 源 简 介

The AD9572 provides a mulTIoutput clock generator funcTIon along with two on-chip PLL cores, opTImized for fiber channel line card applicaTIons that include an Ethernet interface. The integer-N PLL design is based on the Analog Devices, Inc., proven portfolio of high performance, low jitter frequency synthesizers to maximize network performance. Other applications with demanding phase noise and jitter requirements also benefit from this part. The PLL section consists of a low noise phase frequency detector (PFD), a precision charge pump (CP), a low phase noise voltage controlled oscillator (VCO), and a preprogrammed feedback divider and output divider. By connecting an external crystal or reference clock to the REFCLK pin, frequencies up to 156.25 MHz can be locked to the input reference. Each output divider and feedback divider ratio is preprogrammed for the required output rates. A second PLL also operates as an integer-N synthesizer and drives two LVPECL or LVDS output buffers for 106.25 MHz operation. No external loop filter components are required, thus conserving valuable design time and board space. The AD9572 is available in a 40-lead, 6 mm × 6 mm lead frame chip scale package (LFCSP) and can be operated from a single 3.3 V supply. The temperature range is −40°C to +85°C
VIP VIP