首页| 行业标准| 论文文档| 电子资料| 图纸模型
购买积分 购买会员 激活码充值

您现在的位置是:团子下载站 > 其他 > 基于PWM的CMOS误差放大器的设计

基于PWM的CMOS误差放大器的设计

  • 资源大小:1.02 MB
  • 上传时间:2021-11-27
  • 下载次数:0次
  • 浏览次数:28次
  • 资源积分:1积分
  • 标      签: 误差放大器 PWM CMOS

资 源 简 介

为解决PWM控制器中输出电压与基准电压的误差放大问题,设计了一款高增益、宽带宽、静态电流小的新型误差放大器,通过在二级放大器中间增加一级缓冲电路,克服补偿电容的前馈效应,同时消除补偿电容引入的零点。在Cadence软件平台上,经过交流和瞬态仿真,电路0 dB带宽达到55.5 MHz,电压开环增益约67.2 dB,相位裕度为83.0°上升建立时间和下降建立时间分别为6.7 V/?滋s和5.7 V/?滋s共模抑制比为49.17 dB,电源抑制比为71.39 dB。该误差放大器已经应用到了PWM芯片中,使得PWM最大、最小占空比可调,大幅提升了芯片系统的整体性能。 Abstract:  In order to solve the error amplify between output voltage and reference voltage in PWM controller. This paper presents a new type of error amplifier, which has a good performance of high gain, high bandwidth and low quiescent current. By increasing a buffer circuit in the middle of the secondary amplifier,the error amplifier could overcome the feed-forward effect of compensaTIon capacitor while eliminaTIng the zero spot lead by the compensaTIon capacitor. In the Cadence software platform, through AC and transient simulaTIon, the test result indicates that the circuit 0dB bandwidth is 55.5MHz, open-loop voltage gain is 67.2dB, phase margin is 83.0°,and rise and fall time of the establishment separately are 6.7V/μs and 5.7V/?滋s,CMRR is 49.17dB, PSRR is71.39dB, The maximum and minimum duty circle of the output of the PWM circuit could be controlled with the help of this type of error amplifier, which increases the performance of the whole system
VIP VIP