首页| 行业标准| 论文文档| 电子资料| 图纸模型
购买积分 购买会员 激活码充值

您现在的位置是:团子下载站 > 电源技术 > 四锁相环四输入多行卡自适应时钟转换器ad9554-1数据表

四锁相环四输入多行卡自适应时钟转换器ad9554-1数据表

  • 资源大小:1.05 MB
  • 上传时间:2021-11-21
  • 下载次数:0次
  • 浏览次数:34次
  • 资源积分:1积分
  • 标      签: ad9554 转换器

资 源 简 介

The AD9554-1 is a low loop bandwidth clock translator that provides jitter cleanup and synchronizaTIon for many systems, including synchronous opTIcal networks (SONET/SDH)。 The AD9554-1 generates an output clock synchronized to up to four external input references. The digital PLLs (DPLLs) allow reducTIon of input TIme jitter or phase noise associated with the external references. The digitally controlled loop and holdover circuitry of the AD9554-1 continuously generates a low jitter output clock even when all reference inputs have failed. The AD9554-1 operates over an industrial temperature range of −40°C to +85°C. The AD9554 is a version of this device with two outputs per PLL. If a single or dual DPLL version of this device is needed, refer to the AD9557 or AD9559, respectively.
VIP VIP