首页| 行业标准| 论文文档| 电子资料| 图纸模型
购买积分 购买会员 激活码充值

您现在的位置是:团子下载站 > 电源技术 > 72兆位的流水线结构的SRAM™诺伯CY7C1472V25-200AXC

72兆位的流水线结构的SRAM™诺伯CY7C1472V25-200AXC

  • 资源大小:3.20 MB
  • 上传时间:2021-11-16
  • 下载次数:0次
  • 浏览次数:37次
  • 资源积分:1积分
  • 标      签: CY7C1472 RAM

资 源 简 介

The CY7C1470V25/CY7C1472V25/CY7C1474V25 are 2.5 V, 2M &TImes; 36/4M &TImes; 18/1M &TImes; 72 synchronous pipelined burst SRAMs with No Bus Latency™ (NoBL logic, respecTIvely. They are designed to support unlimited true back-to-back read/write operations with no wait states. The CY7C1470V25/CY7C1472V25/CY7C1474V25 are equipped with the advanced (NoBL) logic required to enable consecutive read/write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data in systems that require frequent write/read transitions. The CY7C1470V25/CY7C1472V25/CY7C1474V25 are pin-compatible and functionally equivalent to ZBT devices. All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. The clock input is qualified by the clock enable (CEN) signal, which when deasserted suspends operation and extends the previous clock cycle. Write operations are controlled by the Byte Write Selects (BWa–BWh for CY7C1474V25, BWa–BWd for CY7C1470V25 and BWa–BWb for CY7C1472V25) and a write enable (WE) input. All writes are conducted with on-chip synchronous self-timed write circuitry. Three synchronous chip enables (CE1, CE2, CE3) and an asynchronous output enable (OE) provide for easy bank selection and output tri-state control. In order to avoid bus contention, the output drivers are synchronously tri-stated during the data portion of a write sequence. For a complete list of related documentation, click here.
VIP VIP