首页| 行业标准| 论文文档| 电子资料| 图纸模型
购买积分 购买会员 激活码充值

您现在的位置是:团子下载站 > 电源技术 > cy7c1061dv3316兆位(1M×16)静态RAM

cy7c1061dv3316兆位(1M×16)静态RAM

  • 资源大小:1.70 MB
  • 上传时间:2021-11-01
  • 下载次数:0次
  • 浏览次数:31次
  • 资源积分:1积分
  • 标      签: cy7c1061 RAM

资 源 简 介

The CY7C1061DV33 is a high performance CMOS StaTIc RAM organized as 1,048,576 words by 16 bits. To write to the device, take Chip Enables (CE1 LOW and CE2 HIGH) and Write Enable (WE) input LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O0 through I/O7), is written into the locaTIon specified on the address pins (A0 through A19)。 If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O8 through I/O15) is written into the locaTIon specified on the address pins (A0 through A19)。 To read from the device, take Chip Enables (CE1 LOW and CE2 HIGH) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory locaTIon specified by the address pins appears on I/O0 to I/O7. If Byte High Enable (BHE) is LOW, then data from memory appears on I/O8 to I/O15. See Truth Table on page 12 for a complete description of Read and Write modes. The input or output pins (I/O0 through I/O15) are placed in a high impedance state when the device is deselected (CE1 HIGH/CE2 LOW), the outputs are disabled (OE HIGH), the BHE and BLE are disabled (BHE, BLE HIGH), or during a write operation (CE1 LOW, CE2 HIGH, and WE LOW)。 The CY7C1061DV33 is available in a 54-pin TSOP II package with center power and ground (revolutionary) pinout, and 48-ball VFBGA packages. For a complete list of related documentation, click here.
VIP VIP