首页| 行业标准| 论文文档| 电子资料| 图纸模型
购买积分 购买会员 激活码充值

您现在的位置是:团子下载站 > 电源技术 > IS61(64)LF12832A,4MB同步流通静态RAM

IS61(64)LF12832A,4MB同步流通静态RAM

  • 资源大小:0.92 MB
  • 上传时间:2021-10-09
  • 下载次数:0次
  • 浏览次数:23次
  • 资源积分:1积分
  • 标      签: LF12832 RAM

资 源 简 介

The ISSI IS61(64)LF12832A, IS64VF12832A, IS61(64) LF/VF12836AandIS61(64)LF/VF25618Aare high-speed, low-power synchronous staTIc RAMs designed to provide burstable, high-performance memory for communicaTIon and networking applicaTIons. The IS61(64)LF12832A is organized as 131,072 words by 32 bits. The IS61(64)LF/ VF12836A is organized as 131,072 words by 36 bits.The IS61(64)LF/VF25618A is organized as 262,144 words by 18 bits. Fabricated with ISSI‘s advanced CMOS technology, the device integrates a 2-bit burst counter, high-speed SRAM core, and high-drive capability outputs into a single monolithic circuit. All synchronous inputs pass through registers controlled by a posiTIve-edge-triggered single clock input. Write cycles are internally self-timed and are initiated by the rising edge of the clock input.Write cycles can be one to four bytes wide as controlled by the write control inputs. Separate byte enables allow individual bytes to be written. Byte write operation is performed by using byte write enable (BWE) input combined with one or more individual byte write signals (BWx)。 In addition, Global Write (GW) is available for writing all bytes at one time, regardless of the byte write controls. Bursts can be initiated with either ADSP (Address Status Processor) or ADSC (Address Status Cache Controller) input pins. Subsequent burst addresses can be generated internally and controlled by the ADV (burst address advance) input pin. The mode pin is used to select the burst sequence order, LinearburstisachievedwhenthispinistiedLOW.Interleave burst is achieved when this pin is tied HIGH or left floating.
VIP VIP