首页| 行业标准| 论文文档| 电子资料| 图纸模型
购买积分 购买会员 激活码充值

您现在的位置是:团子下载站 > 其他 > CD74HC7046A,CD74HCT7046A,pdf(P

CD74HC7046A,CD74HCT7046A,pdf(P

  • 资源大小:546
  • 上传时间:2021-06-29
  • 下载次数:0次
  • 浏览次数:28次
  • 资源积分:1积分
  • 标      签: Loop

资 源 简 介

The CD74HC7046A and CD74HCT7046A high-speed silicon-gate CMOS devices, specified in compliance with JEDEC Standard No. 7A, are phase-locked-loop (PLL) circuits that contain a linear voltage-controlled oscillator (VCO), two-phase comparators (PC1, PC2), and a lock detector. A signal input and a comparator input are common to each comparator. The lock detector gives a HIGH level at pin 1 (LD) when the PLL is locked. The lock detector capacitor must be connected between pin 15 (CLD) and pin 8 (Gnd). For a frequency range of 100kHz to 10MHz, the lock detector capacitor should be 1000pF to 10pF, respecTIvely. The signal input can be directly coupled to large voltage signals, or indirectly coupled (with a series capacitor) to small voltage signals.
VIP VIP