首页| 行业标准| 论文文档| 电子资料| 图纸模型
购买积分 购买会员 激活码充值

您现在的位置是:团子下载站 > 其他 > 宽带数字信道化接收机的FPGA实现

宽带数字信道化接收机的FPGA实现

  • 资源大小:1 MB
  • 上传时间:2021-12-06
  • 下载次数:0次
  • 浏览次数:42次
  • 资源积分:1积分
  • 标      签: 数字信道 接收机 宽带 FPGA

资 源 简 介

为解决现代电子战对接收机处理带宽宽、灵敏度高及实时性处理的要求,提出一种数字信道化接收机的设计方法。在推导高效信道化接收机模型的基础上,采用多相滤波器结构实现的数字信道化接收机。该接收机利用超高速A/D对数据进行高速采样,然后由高性能FPGA进行数据抽取、多相滤波、CORDIC算法等信道化实时处理。为了提高实时性,采用并行IFFT实现。该信道化接收机不仅能稳定输出载频及相位信息,还能处理三路同时到达的不同信号。实际的性能测试结果表明该接收机的功能正确并达到预定指标。 Abstract:  To meet requirements of the modern electronic warfare on the wide receiver processing bandwidth, high sensitivity and real-time processing,a digital channelized receiver design was proposed. Based on the derivation of efficient channel receiver model,polyphase filter structure wa adopted to realize digital channelized receiver. The high-speed A/D was used for data acquisition,and high-performance FPGA exceeded the channel real-time processing such as data extraction, polyphase filter, and CORDIC algorithms. In order to improve real-time, parallel IFFT was implemented. The receiver not only could steadily output the frequency and phase information,but also could deal with three different ways signals which arrived at the same time. The actual performance results show that the receiver has correct function and hits the intended target.
VIP VIP