首页| 行业标准| 论文文档| 电子资料| 图纸模型
购买积分 购买会员 激活码充值

您现在的位置是:团子下载站 > 其他 > TL16C2752,pdf,datasheet

TL16C2752,pdf,datasheet

  • 资源大小:333
  • 上传时间:2021-10-12
  • 下载次数:0次
  • 浏览次数:42次
  • 资源积分:1积分
  • 标      签: UART

资 源 简 介

The TL16C2752 is a speed and funcTIonal upgrade of the TL16C2552. Since they are pinout and software compaTIble, designs can easily migrate from the TL16C2552 to the TL16C2752 if needed. The addiTIonal funcTIonality within the TL16C2752 is accessed via an extended register set. Some of the key new features are larger receive and transmit FIFOs, embedded IrDA encoders and decoders, RS-485 transceiver controls, software flow control (Xon/Xoff) modes, programmable transmit FIFO thresholds, extended receive and transmit threshold levels for interrupts, and extended receive threshold levels for flow control halt/resume operation. The TL16C2752 is a dual universal asynchronous receiver and transmitter (UART). It incorporates the functionality of two independent UARTs: each UART having its own register set and transmit and receive FIFOs. The two UARTs share only the data bus interface and clock source, otherwise they operate independently. Another name for the UART function is asynchronous communications element (ACE), and these terms will be used interchangeably. The bulk of this document describes the behavior of each ACE, with the understanding that two such devices are incorporated into the TL16C2752.
VIP VIP