首页| 行业标准| 论文文档| 电子资料| 图纸模型
购买积分 购买会员 激活码充值

您现在的位置是:团子下载站 > 其他 > SN74LVCHR16245A,pdf(16-BIT BUS

SN74LVCHR16245A,pdf(16-BIT BUS

  • 资源大小:635
  • 上传时间:2021-10-08
  • 下载次数:0次
  • 浏览次数:37次
  • 资源积分:1积分
  • 标      签: transceive

资 源 简 介

This 16-bit (dual-octal) noninverTIng bus transceiver is designed for 1.65-V to 3.6-V VCC operaTIon. The SN74LVCHR16245A is designed for asynchronous communicaTIon between data buses. The control-funcTIon implementation minimizes external-timing requirements. This device can be used as two 8-bit transceivers or one 16-bit transceiver. It allows data transmission from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The output-enable (OE) input can disable the device so that the buses are effectively isolated. All outputs, which are designed to sink up to 12 mA, include equivalent 26- series resistors to reduce overshoot and undershoot. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment. To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. The bus-hold circuitry is part of the input circuit and is not disabled by OE or DIR.
VIP VIP